A digital hardware architecture for a three-input one-output zero-order ANFIS

Henry José Block Saldana, Carlos Silva-Cárdenas

Producción científica: Capítulo del libro/informe/acta de congresoContribución a la conferenciarevisión exhaustiva

6 Citas (Scopus)

Resumen

A digital system architecture for a three-input one-output zero-order ANFIS (Adaptive Neuro-Fuzzy Inference System) is presented. The proposed architecture takes into account that the training process is done off-line in the MATLAB environment. The system is implemented as a nonlinear-function generator for test purposes. Post-place and route simulation results obtained on a Xilinx Spartan-3 XC3S200 FPGA are presented. Its correct operation is verified by the results obtained for two chosen functions. These results show that the system is capable of achieving a close approximation of any of the functions with a fast response time.

Idioma originalInglés
Título de la publicación alojada2012 IEEE 3rd Latin American Symposium on Circuits and Systems, LASCAS 2012 - Conference Proceedings
DOI
EstadoPublicada - 2012
Evento2012 IEEE 3rd Latin American Symposium on Circuits and Systems, LASCAS 2012 - Playa del Carmen, México
Duración: 29 feb. 20122 mar. 2012

Serie de la publicación

Nombre2012 IEEE 3rd Latin American Symposium on Circuits and Systems, LASCAS 2012 - Conference Proceedings

Conferencia

Conferencia2012 IEEE 3rd Latin American Symposium on Circuits and Systems, LASCAS 2012
País/TerritorioMéxico
CiudadPlaya del Carmen
Período29/02/122/03/12

Huella

Profundice en los temas de investigación de 'A digital hardware architecture for a three-input one-output zero-order ANFIS'. En conjunto forman una huella única.

Citar esto