Alternative functional verification methodology for low and medium level designs (Applied to an AES encryption module)

Frank Plasencia-Balabarca, Edward Mitacc-Meza, Mario Raffo-Jara, Carlos Silva-Cardenas

Research output: Chapter in Book/Report/Conference proceedingConference contributionpeer-review

2 Scopus citations

Abstract

Over the time, the development of the digital design field has increased dramatically and nowadays many different circuits and systems are designed for multiple purposes in short time lapses. However, this development has not been based only in the enhancement of the design tools, but also in the improvement of the verification tools. Which is a consequence of the outstanding role of the verification process that certifies the adequate performance and the fulfillment of the requirements. In the verification industry, methodologies such as UVM, OVM and VMM are used, but they have not been implemented yet in countries such as Peru and they seem inconvenient for educational purposes. This research defines an alternative methodology for the verification process of low and medium level designs contributing to the development of more complex and elaborated designs in countries with little or none verification background and limited verification tools. The methodology proposed is a functional verification methodology described in SystemVerilog and its effectiveness is evaluated in the verification of an AES encryption module taken from [3].

Original languageEnglish
Title of host publication2018 IEEE 19th Latin-American Test Symposium, LATS 2018
PublisherInstitute of Electrical and Electronics Engineers Inc.
Pages1-4
Number of pages4
ISBN (Electronic)9781538614723
DOIs
StatePublished - 25 Apr 2018
Event19th IEEE Latin-American Test Symposium, LATS 2018 - Sao Paulo, Brazil
Duration: 12 Mar 201814 Mar 2018

Publication series

Name2018 IEEE 19th Latin-American Test Symposium, LATS 2018
Volume2018-January

Conference

Conference19th IEEE Latin-American Test Symposium, LATS 2018
Country/TerritoryBrazil
CitySao Paulo
Period12/03/1814/03/18

Keywords

  • AES encryption module
  • Alternative methodology
  • Functional verification
  • System verilog

Fingerprint

Dive into the research topics of 'Alternative functional verification methodology for low and medium level designs (Applied to an AES encryption module)'. Together they form a unique fingerprint.

Cite this