A Dependency-Free Real-Time UHD Architecture for the Initial Stage of HEVC Motion Estimation

Haris Chaudhry, Mario Raffo, Carlos Silva-Cardenas, Cristopher Villegas

Research output: Chapter in Book/Report/Conference proceedingConference contributionpeer-review

Abstract

Novel coding tools and algorithms were proposed in the High Efficiency Video Coding Standard (HEVC), and are still being proposed over the HM reference software in order to achieve a better compression efficiency, decrease encoding time, make its stages suitable for hardware implementation, and other independent improvements. Particularly, for the initial stage of the motion estimation (ME) process, the Advanced Motion Vector Prediction (AMVP) and the Dynamic Search Range (DSR) algorithms were introduced in the field targeting the determination of the motion vector predictor (MVP), also used as the search center, and search range (SR), which are parameters needed in the subsequent steps of motion estimation (ME). However, the significant complexity of these new tools enhances the need to develop hardware (HW) accelerators. Furthermore, in the field of HW architectures for video compression, techniques that solve dependency problems (which are detrimental to performance)-in this case, between sub-stages of ME-were proposed by some authors. Thereupon, an integrated and synchronized dependency-free HW architecture for the initial stage of the ME process-regarding MV prediction and SR calculation-is proposed in this paper. Synthesis results on a middle ground FPGA (Kintex-7 xc7k70tfbv676-1) show that the integrated architecture can achieve a throughput up to 8K at 72 frames-per-second (4:2:2 subsampling) while using a maximum of 7.04% of the FPGA resources (on slice LUT's).

Original languageEnglish
Title of host publication2019 IEEE 10th Latin American Symposium on Circuits and Systems, LASCAS 2019 - Proceedings
PublisherInstitute of Electrical and Electronics Engineers Inc.
Pages157-160
Number of pages4
ISBN (Electronic)9781728104522
DOIs
StatePublished - 14 Mar 2019
Event10th IEEE Latin American Symposium on Circuits and Systems, LASCAS 2019 - Armenia, Colombia
Duration: 24 Feb 201927 Feb 2019

Publication series

Name2019 IEEE 10th Latin American Symposium on Circuits and Systems, LASCAS 2019 - Proceedings

Conference

Conference10th IEEE Latin American Symposium on Circuits and Systems, LASCAS 2019
Country/TerritoryColombia
CityArmenia
Period24/02/1927/02/19

Keywords

  • FPGA Design
  • HEVC
  • Motion Estimation
  • Motion Vector Prediction
  • Search Range

Fingerprint

Dive into the research topics of 'A Dependency-Free Real-Time UHD Architecture for the Initial Stage of HEVC Motion Estimation'. Together they form a unique fingerprint.

Cite this